# ADC/DAC



### Características

### 29.2 Features

- · 12-bit successive approximation analog to digital converter.
- Input multiplexing among 8 pins.
- · Power-down mode.
- Measurement range V<sub>REFN</sub> to V<sub>REFP</sub> (typically 3 V; not to exceed V<sub>DDA</sub> voltage level).
- · 12-bit conversion rate of 200 kHz.
- Burst conversion mode for single or multiple inputs.
- · Optional conversion on transition on input pin or Timer Match signal.

# Configuración Básica

### 29.1 Basic configuration

The ADC is configured using the following registers:

- Power: In the PCONP register (<u>Table 46</u>), set the PCADC bit.
- **Remark:** On reset, the ADC is disabled. To enable the ADC, first set the PCADC bit, and then enable the ADC in the AD0CR register (bit PDN <u>Table 532</u>). To disable the ADC, first clear the PDN bit, and then clear the PCADC bit.
- Clock: In the PCLKSEL0 register (<u>Table 40</u>), select PCLK\_ADC. To scale the clock for the ADC, see bits CLKDIV in <u>Table 532</u>.
- Pins: Enable ADC0 pins through PINSEL registers. Select the pin modes for the port pins with ADC0 functions through the PINMODE registers (<u>Section 8.5</u>).
- Interrupts: To enable interrupts in the ADC, see <u>Table 536</u>. Interrupts are enabled in the NVIC using the appropriate Interrupt Set Enable register. Disable the ADC interrupt in the NVIC using the appropriate Interrupt Set Enable register.
- 5. DMA: See Section 29.6.4. For GPDMA system connections, see Table 544.

#### Para

- 1) Habilitar PCADC bit y luego PND en ADOCR
- 2) Deshabilitar el periférico PND bit y luego PCADC

### **Pines**

Entradas analógicas. Son las que convertirá el conversor A/D

# 29.4 Pin description

Table 530 gives a brief summary of each of ADC related pins.

Table 530. ADC pin description

| Pin 🗸                                 | Туре      | Description                                                                                                                                                                                                                                                                                                              |
|---------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD0.7 to AD0.0                        | ) Input   | Analog Inputs. The ADC cell can measure the voltage on any of these input signals.<br>Digital signals are disconnected from the ADC input pins when the ADC function is<br>selected on that pin in the Pin Select register.                                                                                              |
|                                       |           | Warning: if the ADC is used, signal levels on analog input pins must not be above the level of V <sub>DDA</sub> at any time. Otherwise, A/D converter readings will be invalid. If the A/D converter is not used in an application then the pins associated with A/D inputs can be used as 5 V tolerant digital IO pins. |
| V <sub>REFP</sub> , V <sub>REFN</sub> | Reference | Voltage References. These pins provide a voltage reference level for the ADC and DAC. Note: V <sub>REFP</sub> should be tied to VDD(3V3) and V <sub>REFN</sub> should be tied to V <sub>SS</sub> if the ADC and DAC are not used.                                                                                        |
| V <sub>DDA</sub> , V <sub>SSA</sub>   | Power     | Analog Power and Ground. These should typically be the same voltages as V <sub>DD</sub> and V <sub>SS</sub> , but should be isolated to minimize noise and error. Note: VDDA should be tied to VDD(3V3) and VSSA should be tied to VSS if the ADC and DAC are not used.                                                  |

Tensión de referencia para la conversión. Si no hay especificaciones de niveles de tensión conectamos a VDD y Vss respectivamente Tensión de alimentación del periférico. Si no hay especificaciones de resolución conectamos a VDD y Vss. Para disminuir ruido se puede utilizar una fuente externa.

# Registros

Table 531. ADC registers

| Generic<br>Name | Description                                                                                                                                                                                        | Access | Reset<br>value[1] | AD0 Name &<br>Address     |        |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------|---------------------------|--------|
| ADCR            | A/D Control Register. The ADCR register must be written to select the operating mode before A/D conversion can occur.                                                                              | R/W    | 1                 | AD0CR -<br>0x4003 4000    | K      |
| ADGDR           | A/D Global Data Register. This register contains the ADC's DONE bit and the result of the most recent A/D conversion.                                                                              | R/W    | NA                | AD0GDR -<br>0x4003 4004   | K      |
| ADINTEN         | A/D Interrupt Enable Register. This register contains enable bits that allow the DONE flag of each A/D channel to be included or excluded from contributing to the generation of an A/D interrupt. | R/W    | 0x100             | AD0INTEN -<br>0x4003 400C | K      |
| ADDR0           | A/D Channel 0 Data Register. This register contains the result of the most recent conversion completed on channel 0.                                                                               | RO     | NA                | AD0DR0 -<br>0x4003 4010   | -<br>K |
| ADDR1           | A/D Channel 1 Data Register. This register contains the result of the most recent conversion completed on channel 1.                                                                               | RO     | NA                | AD0DR1 -<br>0x4003 4014   |        |
| ADDR2           | A/D Channel 2 Data Register. This register contains the result of the most recent conversion completed on channel 2.                                                                               | RO     | NA                | AD0DR2 -<br>0x4003 4018   |        |
| ADDR3           | A/D Channel 3 Data Register. This register contains the result of the most recent conversion completed on channel 3.                                                                               | RO     | NA                | AD0DR3 -<br>0x4003 401C   | _      |
| ADDR4           | A/D Channel 4 Data Register. This register contains the result of the most recent conversion completed on channel 4.                                                                               | RO     | NA                | AD0DR4 -<br>0x4003 4020   | _      |
| ADDR5           | A/D Channel 5 Data Register. This register contains the result of the most recent conversion completed on channel 5.                                                                               | RO     | NA                | AD0DR5 -<br>0x4003 4024   |        |
| ADDR6           | A/D Channel 6 Data Register. This register contains the result of the most recent conversion completed on channel 6.                                                                               | RO     | NA                | AD0DR6 -<br>0x4003 4028   |        |
| ADDR7           | A/D Channel 7 Data Register. This register contains the result of the most recent conversion completed on channel 7.                                                                               | RO     | NA                | AD0DR7 -<br>0x4003 402C   |        |
| ADSTAT          | A/D Status Register. This register contains DONE and OVERRUN flags for all of the A/D channels, as well as the A/D interrupt/DMA flag.                                                             | RO     | 0                 | AD0STAT -<br>0x4003 4030  | K      |
| ADTRM           | ADC trim register.                                                                                                                                                                                 | R/W    | 0x0000<br>0F00    | AD0TRM -<br>0x4003 4034   |        |

Registro de control

Registro de datos Globales

Habilitación de interrupciones

AD channel X data register

Status register

Table 532: A/D Control Register (ADOCR - address 0x4003 4000) bit description

| Bit   | Symbol | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         | Reset<br>value |             |                                                                                         |
|-------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------|-----------------------------------------------------------------------------------------|
| 7:0   | SEL    |       | Selects which of the AD0.7:0 pins is (are) to be sampled and converted. For AD0, bit 0 selects Pin AD0.0, and bit 7 selects pin AD0.7. In software-controlled mode, only one of these bits should be 1. In hardware scan mode, any value containing 1 to 8 ones is allowed. All zeroes is equivalent to 0x01.                                                                                                                                       | 0x01           | <del></del> | Selecciono el canal que vo                                                              |
| 15:8  | CLKDIV |       | The APB clock (PCLK_ADC0) is divided by (this value plus one) to produce the clock for the A/D converter, which should be less than or equal to 13 MHz. Typically, software should program the smallest value in this field that yields a clock of 13 MHz or slightly less, but in certain cases (such as a high-impedance analog source) a slower clock may be desirable.                                                                          | 0              | <           | (el clock del ADC no pued<br>13Mhz)                                                     |
| 16    | BURST  | 1     | The AD converter does repeated conversions at up to 200 kHz, scanning (if necessary) through the pins selected by bits set to ones in the SEL field. The first conversion after the start corresponds to the least-significant 1 in the SEL field, then higher numbered 1-bits (pins) if applicable. Repeated conversions can be terminated by clearing this bit, but the conversion that's in progress when this bit is cleared will be completed. | 0              |             | Realiza conversiones cont<br>uno de los canales colocado<br>los bit de selección de car |
|       |        |       | Remark: START bits must be 000 when BURST = 1 or conversions will not start. If BURST is set to 1, the ADGINTEN bit in the AD0INTEN register ( <u>Table 534</u> ) must be set to 0.                                                                                                                                                                                                                                                                 |                |             | colocando el bit en cero                                                                |
|       |        | 0     | Conversions are software controlled and require 65 clocks.                                                                                                                                                                                                                                                                                                                                                                                          |                |             |                                                                                         |
| 20:17 | -      |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                                                                                                                                                                                                                                                  | NA             |             | Habilitamos el periférico                                                               |
| 21    | PDN    | 1     | The A/D converter is operational.                                                                                                                                                                                                                                                                                                                                                                                                                   | 0              |             | riabilitariles et periferies                                                            |
|       |        | 0     | The A/D converter is in power-down mode.                                                                                                                                                                                                                                                                                                                                                                                                            |                |             |                                                                                         |
| 23:22 | -      |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                                                                                                                                                                                                                                                  | NA             |             |                                                                                         |
| 26:24 | START  |       | When the BURST bit is 0, these bits control whether and when an A/D conversion is started:                                                                                                                                                                                                                                                                                                                                                          | 0              | <del></del> | Estos bits controlan el arra                                                            |
|       |        | 000   | No start (this value should be used when clearing PDN to 0).                                                                                                                                                                                                                                                                                                                                                                                        |                |             | conversión cuando Burst =                                                               |
|       |        | 001   | Start conversion now.                                                                                                                                                                                                                                                                                                                                                                                                                               |                |             |                                                                                         |
|       |        | 010   | Start conversion when the edge selected by bit 27 occurs on the P2.10 / EINT0 / NMI pin.                                                                                                                                                                                                                                                                                                                                                            |                |             |                                                                                         |
|       |        | 011   | Start conversion when the edge selected by bit 27 occurs on the P1.27 / CLKOUT / USB_OVRCRn / CAP0.1 pin.                                                                                                                                                                                                                                                                                                                                           |                |             |                                                                                         |
|       |        | 100   | Start conversion when the edge selected by bit 27 occurs on MAT0.1. Note that this does not require that the MAT0.1 function appear on a device pin.                                                                                                                                                                                                                                                                                                |                |             |                                                                                         |
|       |        | 101   | Start conversion when the edge selected by bit 27 occurs on MAT0.3. Note that it is not<br>possible to cause the MAT0.3 function to appear on a device pin.                                                                                                                                                                                                                                                                                         |                |             |                                                                                         |
|       |        | 110   | Start conversion when the edge selected by bit 27 occurs on MAT1.0. Note that this does not require that the MAT1.0 function appear on a device pin.                                                                                                                                                                                                                                                                                                |                |             |                                                                                         |
|       |        | 111   | Start conversion when the edge selected by bit 27 occurs on MAT1.1. Note that this does not require that the MAT1.1 function appear on a device pin.                                                                                                                                                                                                                                                                                                |                |             |                                                                                         |
| 27    | EDGE   |       | This bit is significant only when the START field contains 010-111. In these cases:                                                                                                                                                                                                                                                                                                                                                                 | 0              | <del></del> | Seleccionamos el flanco p                                                               |
|       |        | 1     | Start conversion on a falling edge on the selected CAP/MAT signal.                                                                                                                                                                                                                                                                                                                                                                                  |                |             | anterior                                                                                |
|       |        | 0     | Start conversion on a rising edge on the selected CAP/MAT signal.                                                                                                                                                                                                                                                                                                                                                                                   |                |             |                                                                                         |
| 31:28 |        |       | Reserved, user software should not write ones to reserved bits. The value read from a                                                                                                                                                                                                                                                                                                                                                               | NA             |             |                                                                                         |

voy a convertir

ra el PCLK\_ADC0 de superar los

ntinuas. En cada ados en '1' en anal se detiene

ranque de la = '0'

para la opción

#### 29.5.2 A/D Global Data Register (AD0GDR - 0x4003 4004)

The A/D Global Data Register holds the result of the most recent A/D conversion that has completed, and also includes copies of the status flags that go with that conversion.

Results of ADC conversion can be read in one of two ways. One is to use the A/D Global Data Register to read all data from the ADC. Another is to use the A/D Channel Data Registers. It is important to use one method consistently because the DONE and OVERRUN flags can otherwise get out of synch between the AD0GDR and the A/D Channel Data Registers, potentially causing erroneous interrupts or DMA activity.

Table 533: A/D Global Data Register (AD0GDR - address 0x4003 4004) bit description

| Bit   | Symbol  | Description                                                                                                                                                                                                                                                                                                                                                                                                                     | Reset value |
|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 3:0   | -       | Reserved, user software should not write ones to reserved bits. The value read from<br>a reserved bit is not defined.                                                                                                                                                                                                                                                                                                           | NA          |
| 15:4  | RESULT  | When DONE is 1, this field contains a binary fraction representing the voltage on the AD0[n] pin selected by the SEL field, as it falls within the range of $V_{REFP}$ to $V_{REFN}$ . Zero in the field indicates that the voltage on the input pin was less than, equal to, or close to that on $V_{REFN}$ , while 0xFFF indicates that the voltage on the input was close to, equal to, or greater than that on $V_{REFP}$ . | NA /        |
| 23:16 | -       | Reserved, user software should not write ones to reserved bits. The value read from<br>a reserved bit is not defined.                                                                                                                                                                                                                                                                                                           | NA          |
| 26:24 | CHN     | These bits contain the channel from which the RESULT bits were converted (e.g. 000 identifies channel 0, 001 channel 1).                                                                                                                                                                                                                                                                                                        | NA /        |
| 29:27 | -       | Reserved, user software should not write ones to reserved bits. The value read from<br>a reserved bit is not defined.                                                                                                                                                                                                                                                                                                           | NA          |
| 30    | OVERRUN | This bit is 1 in burst mode if the results of one or more conversions was (were) lost<br>and overwritten before the conversion that produced the result in the RESULT bits.<br>This bit is cleared by reading this register.                                                                                                                                                                                                    | 0           |
| 31    | DONE    | This bit is set to 1 when an A/D conversion completes. It is cleared when this<br>register is read and when the ADCR is written. If the ADCR is written while a<br>conversion is still in progress, this bit is set and a new conversion is started.                                                                                                                                                                            | 0           |

Cuando DONE=1 contiene el resultado de la conversión

Contiene el canal correspondiente a la conversión

Informa si se perdió un valor dado que el dato disponible no fue leído y se convirtió un dato nuevo que sobrescribió el anterior

Nos indica el fin de una conversión. Se limpia por la simple lectura del dato Igual que en el Registro de datos Globales cuenta con los 12 bits de resultado Overrun y finde conversión de cada canal

Table 535: A/D Data Registers (AD0DR0 to AD0DR7 - 0x4003 4010 to 0x4003 402C) bit description

| Bit   | Symbol  | Description                                                                                                                                                                                                                                                                                                                                                                                           | Reset<br>value |
|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 3:0   | -       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                                                                                                                                                                                                    | NA             |
| 15:4  | RESULT  | When DONE is 1, this field contains a binary fraction representing the voltage on the AD0[n] pin, as it falls within the range of $V_{REFP}$ to $V_{REFN}$ . Zero in the field indicates that the voltage on the input pin was less than, equal to, or close to that on $V_{REFN}$ , while 0xFFF indicates that the voltage on the input was close to, equal to, or greater than that on $V_{REFP}$ . | NA             |
| 29:16 | -       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                                                                                                                                                                                                    | NA             |
| 30    | OVERRUN | This bit is 1 in burst mode if the results of one or more conversions was (were) lost and overwritten before the conversion that produced the result in the RESULT bits. This bit is cleared by reading this register.                                                                                                                                                                                |                |
| 31    | DONE    | This bit is set to 1 when an A/D conversion completes. It is cleared when this register is read.                                                                                                                                                                                                                                                                                                      | NA             |

Table 534: A/D Interrupt Enable register (AD0INTEN - address 0x4003 400C) bit description

| Bit | Symbol   | Value | Description                                                                 | Reset<br>value |
|-----|----------|-------|-----------------------------------------------------------------------------|----------------|
| 0   | ADINTEN0 | 0     | Completion of a conversion on ADC channel 0 will not generate an interrupt. | 0              |
|     |          | 1     | Completion of a conversion on ADC channel 0 will generate an interrupt.     |                |
| 1   | ADINTEN1 | 0     | Completion of a conversion on ADC channel 1 will not generate an interrupt. | 0              |
|     |          | 1     | Completion of a conversion on ADC channel 1 will generate an interrupt.     |                |
| 2   | ADINTEN2 | 0     | Completion of a conversion on ADC channel 2 will not generate an interrupt. | 0 1            |
|     |          | 1     | Completion of a conversion on ADC channel 2 will generate an interrupt.     | _              |

Table 534: A/D Interrupt Enable register (AD0INTEN - address 0x4003 400C) bit description ...continued

| Bit        | Symbol   | Value | Description                                                                                                        | Reset<br>value |
|------------|----------|-------|--------------------------------------------------------------------------------------------------------------------|----------------|
| 3          | ADINTEN3 | 0     | Completion of a conversion on ADC channel 3 will not generate an interrupt.                                        | 0              |
|            |          | 1     | Completion of a conversion on ADC channel 3 will generate an interrupt.                                            |                |
| 4 ADINTEN4 |          | 0     | Completion of a conversion on ADC channel 4 will not generate an interrupt.                                        | 0              |
|            |          | 1     | Completion of a conversion on ADC channel 4 will generate an interrupt.                                            |                |
| 5          | ADINTEN5 | 0     | Completion of a conversion on ADC channel 5 will not generate an interrupt.                                        | 0              |
|            |          | 1     | Completion of a conversion on ADC channel 5 will generate an interrupt.                                            |                |
| 6 ADINTEN6 |          | 0     | Completion of a conversion on ADC channel 6 will not generate an interrupt.                                        | 0 /            |
|            |          | 1     | Completion of a conversion on ADC channel 6 will generate an interrupt.                                            | - /            |
| 7          | ADINTEN7 | 0     | Completion of a conversion on ADC channel 7 will not generate an interrupt.                                        | 0              |
|            |          | 1     | Completion of a conversion on ADC channel 7 will generate an interrupt.                                            | _ /            |
| 8 ADGINTEN |          | 0     | Only the individual ADC channels enabled by ADINTEN7:0 will generate interrupts.                                   | 1              |
|            |          |       | Remark: This bit must be set to 0 in burst mode (BURST = 1 in the AD0CR register).                                 | •              |
|            |          | 1     | Only the global DONE flag in ADDR is enabled to generate an interrupt.                                             |                |
| 31:17      | -        |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined. | NA             |

Habilita la generación de interrupción de cada canal

Determina si se va a generar una interrupción por los canales de conversión o por la conversión Global

## Tiene una copia de cada uno de los bits de Fin de conversión y Overrun de cada uno de los canales

Table 536: A/D Status register (AD0STAT - address 0x4003 4030) bit description

| Bit   | Symbol   | Description                                                                                                                                                                          | Reset<br>value |
|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 0     | DONEO    | This bit mirrors the DONE status flag from the result register for A/D channel 0.                                                                                                    | 0              |
| 1     | DONE1    | This bit mirrors the DONE status flag from the result register for A/D channel 1.                                                                                                    | 0              |
| 2     | DONE2    | This bit mirrors the DONE status flag from the result register for A/D channel 2.                                                                                                    | 0              |
| 3     | DONE3    | This bit mirrors the DONE status flag from the result register for A/D channel 3.                                                                                                    | 0              |
| 4     | DONE4    | This bit mirrors the DONE status flag from the result register for A/D channel 4.                                                                                                    | 0              |
| 5     | DONE5    | This bit mirrors the DONE status flag from the result register for A/D channel 5.                                                                                                    | 0              |
| 6     | DONE6    | This bit mirrors the DONE status flag from the result register for A/D channel 6.                                                                                                    | 0              |
| 7     | DONE7    | This bit mirrors the DONE status flag from the result register for A/D channel 7.                                                                                                    | 0              |
| В     | OVERRUN0 | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 0.                                                                                                | 0              |
| 9     | OVERRUN1 | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 1.                                                                                                | 0              |
| 10    | OVERRUN2 | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 2.                                                                                                | 0              |
| 11    | OVERRUN3 | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 3.                                                                                                | 0              |
| 12    | OVERRUN4 | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 4.                                                                                                | 0              |
| 13    | OVERRUN5 | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 5.                                                                                                | 0              |
| 14    | OVERRUN6 | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 6.                                                                                                | 0              |
| 15    | OVERRUN7 | This bit mirrors the OVERRRUN status flag from the result register for A/D channel 7.                                                                                                | 0              |
| 16    | ADINT    | This bit is the A/D interrupt flag. It is one when any of the individual A/D channel Done flags is asserted and enabled to contribute to the A/D interrupt via the ADINTEN register. | 0              |
| 31:17 | -        | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                   | NA             |

# Formas de trabajar (o diferentes configuraciones)

#### Disparo Controlado o Continuo

- 1) Burst = 1. Colocamos en 1 cada canal que queremos convertir y dejamos que el conversor trabaje todo el tiempo cargando datos en en los registros de resultado. Cuando necesite un dato simplemente lo vamos a buscar dado que habrá un dato nuevo disponible.
- 2) Burst = 0. Convertimos un dato de un canal determinado en el momento en que nosotros deseamos.
  - 1) Ahora determinamos si vamos a detener el programa hasta que el dato esté disponible (poling sobre el bit DONE)
  - 2) Disparamos una interrupción para utilizar el dato cuando esté disponible y no perder tiempo de procesador en ver el estado de un bit.

#### Formas de disparo de las conversiones (Controlado)

| 26:24 START |     | When the BURST bit is 0, these bits control whether and when an A/D conversion is started:                                                               |
|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | 000 | No start (this value should be used when clearing PDN to 0).                                                                                             |
|             | 001 | Start conversion now.                                                                                                                                    |
|             | 010 | Start conversion when the edge selected by bit 27 occurs on the P2.10 / EINT0 / NMI pin.                                                                 |
|             | 011 | Start conversion when the edge selected by bit 27 occurs on the P1.27 / CLKOUT / USB_OVRCRn / CAP0.1 pin.                                                |
|             | 100 | Start conversion when the edge selected by bit 27 occurs on MAT0.1. Note that this does not require that the MAT0.1 function appear on a device pin.     |
|             | 101 | Start conversion when the edge selected by bit 27 occurs on MAT0.3. Note that it is not possible to cause the MAT0.3 function to appear on a device pin. |
|             | 110 | Start conversion when the edge selected by bit 27 occurs on MAT1.0. Note that this does not require that the MAT1.0 function appear on a device pin.     |
|             | 111 | Start conversion when the edge selected by bit 27 occurs on MAT1.1. Note that this does not require that the MAT1.1 function appear on a device pin.     |



# Características

### 30.2 Features

- · 10-bit digital to analog converter
- · Resistor string architecture
- Buffered output
- · Selectable speed vs. power
- · Maximum update rate of 1 MHz.

### 30.1 Basic configuration

The DAC is configured using the following registers:

#### Habilitación:

Se debe seleccionar la función del pin (pinsel) para poder acceder a los registros del DAC

- Power: The DAC is always connected to V<sub>DDA</sub>. Register access is determined by PINSEL and PINMODE settings (see below).
- 2. Clock: In the PCLKSEL0 register (Table 40), select PCLK\_DAC.
- Pins: Enable the DAC pin through the PINSEL registers. Select pin mode for port pin
  with DAC through the PINMODE registers (<u>Section 8.5</u>). This must be done before
  accessing any DAC registers.
- DMA: The DAC can be connected to the GPDMA controller (see <u>Section 30.4.2</u>). For GPDMA connections, see <u>Table 544</u>.

Table 538. D/A Pin Description

| Pin                                   | Туре      | Description                                                                                                                                                                                                                                               |
|---------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AOUT                                  | Output    | Analog Output. After the selected settling time after the DACR is written with a new value, the voltage on this pin (with respect to $V_{SSA}$ ) is VALUE × (( $V_{REFP}$ - $V_{REFN}$ )/1024) + $V_{REFN}$ .                                             |
|                                       |           | <b>Remark:</b> The DAC output is disabled when the device is in deep-sleep, power-down, or deep power-down mode.                                                                                                                                          |
| V <sub>REFP</sub> , V <sub>REFN</sub> | Reference | Voltage References. These pins provide a voltage reference level for the ADC and DAC. Note: $V_{REFP}$ should be tied to VDD(3V3) and $V_{REFN}$ should be tied to $V_{SS}$ if the ADC and DAC are not used.                                              |
| V <sub>DDA</sub> , V <sub>SSA</sub>   | Power     | Analog Power and Ground. These should typically be the same voltages as $V_{DD}$ and $V_{SS}$ , but should be isolated to minimize noise and error. Note: VDDA should be tied to VDD(3V3) and VSSA should be tied to VSS if the ADC and DAC are not used. |

(with respect to  $V_{SSA}$ ) is VALUE × (( $V_{REFP}$  -  $V_{REFN}$ )/1024) +  $V_{REFN}$ .

The DAC registers are shown in <u>Table 539</u>. Note that the DAC does not have a control bit in the PCONP register. To enable the DAC, its output must be selected to appear on the related pin, P0.26, by configuring the PINSEL1 register. See <u>Section 8.5.2 "Pin Function Select Register 1 (PINSEL1 - 0x4002 C004)"</u>. the DAC must be enabled in this manner prior to accessing any DAC registers.

Note que el módulo DAC no cuenta con un bit de habilitación en el PCONP. La habilitación se lleva a cabo seleccionando la función AOUT en el pinsel.
Antes de acceder a cualquier Registro del DAC debo configurar el PINSEL porque de esta manera se habilita el módulo

# Registros asociados

Contiene el valor Digital que va a ser convertido

#### Table 539. DAC registers

| Name      | Description                                                                                                         | Access | Reset<br>value[1] | Address     |
|-----------|---------------------------------------------------------------------------------------------------------------------|--------|-------------------|-------------|
| DACR <    | D/A Converter Register. This register contains the digital value to be converted to analog and a power control bit. | R/W    | 0                 | 0x4008 C000 |
| DACCTRL   | DAC Control register. This register controls DMA and timer operation.                                               | R/W    | 0                 | 0x4008 C004 |
| DACCNTVAL | DAC Counter Value register. This register contains the reload value for the DAC DMA/Interrupt timer.                | R/W    | 0                 | 0x4008 C008 |

# DACR

### 30.4.1 D/A Converter Register (DACR - 0x4008 C000)

This read/write register includes the digital value to be converted to analog, and a bit that trades off performance vs. power. Bits 5:0 are reserved for future, higher-resolution D/A converters.

Table 540: D/A Converter Register (DACR - address 0x4008 C000) bit description

| Bit   | Symbol  | Value | Description                                                                                                                                                                                          | Reset<br>Value |
|-------|---------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 5:0   | -       |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                   | NA             |
| 15:6  | VALUE   |       | After the selected settling time after this field is written with a new VALUE, the voltage on the AOUT pin (with respect to $V_{SSA}$ ) is VALUE × (( $V_{REFP}$ - $V_{REFN}$ )/1024) + $V_{REFN}$ . | 0              |
| 16    | BIAS[1] | 0     | The settling time of the DAC is 1 $\mu s$ max, and the maximum current is 700 $\mu A.$ This allows a maximum update rate of 1 MHz.                                                                   | 0              |
|       |         | 1     | The settling time of the DAC is 2.5 $\mu s$ and the maximum current is 350 $\mu A$ . This allows a maximum update rate of 400 kHz.                                                                   |                |
| 31:17 | -       |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                   | NA             |

Valor que escribimos para mostrar el dato en el pin de DAC

(with respect to  $V_{SSA}$ ) is VALUE × (( $V_{REFP}$  -  $V_{REFN}$ )/1024) +  $V_{REFN}$ .

# DACCTRL

Table 541. D/A Control register (DACCTRL - address 0x4008 C004) bit description

| Bit  | Symbol      | Value | Description                                                                                                                                                                                                                                      | Reset<br>Value |
|------|-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 0    | INT_DMA_REQ | 0     | This bit is cleared on any write to the DACR register.                                                                                                                                                                                           | _0             |
|      |             | 1     | This bit is set by hardware when the timer times out.                                                                                                                                                                                            |                |
| 1    | DBLBUF_ENA  | 0     | DACR double-buffering is disabled.                                                                                                                                                                                                               | 0              |
|      |             | 1     | When this bit and the CNT_ENA bit are both set, the double-buffering feature in the DACR register will be enabled. Writes to the DACR register are written to a pre-buffer and then transferred to the DACR on the next time-out of the counter. |                |
| 2    | CNT_ENA     | 0     | Time-out counter operation is disabled.                                                                                                                                                                                                          | 0              |
|      |             | 1     | Time-out counter operation is enabled.                                                                                                                                                                                                           |                |
| 3    | DMA_ENA     | 0     | DMA access is disabled.                                                                                                                                                                                                                          | 0              |
|      |             | 1     | DMA Burst Request Input 7 is enabled for the DAC (see Table 544).                                                                                                                                                                                |                |
| 31:4 | -           |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                                               | NA             |

### DACCNTVAL: en este caso no nos interesa

# Puntos Importantes:

- 1. No podemos actualizar un valor a una tasa mayor que 1Mhz
- 2. Si los bits CNT\_ENA o DBLBUF\_ENA están en cero, que es el estado después de un reset, cualquier dato que escribamos en DACR se escribirá directamente en DACR (lo que significa que se actualizará el valor de tensión por el pin correspondiente al DAC)
- 3. VDDA,VREFP están conectadas a 3.3V y VSSA y VREFN están conectadas a GND según el Esquemático de la placa LPCxpresso(LPCXpressoLPC1769revB)

# Recordando el punto 2:

Si los bits CNT\_ENA o DBLBUF\_ENA están en cero, que es el estado después de un reset, cualquier dato que escribamos en DACR se escribirá directamente en DACR (lo que significa que se actualizará el valor de tensión por el pin correspondiente al DAC

